# Embedded Systems Design with Platform FPGAs

## Chapter -4 Partitioning

Dr. Bassam Jamil Adopted and updated from Ron Sass and Andrew G. Schmidt





## Chapter 4 — Partitioning





## **Outline of This Chapter**

## 4.1 Overview of Partitioning Problem

- 4.2 Analytical Solution to Partitioning
  - 4.2.1 Basic Definitions
  - 4.2.2 Expected Performance Gain
  - 4.2.3 Resource Considerations
  - 4.2.4 Analytical Approach
- 4.3 Communication
  - 4.3.1 Invocation/Coordination
  - 4.3.2 Transfer of State
- 4.4 Practical Issues
  - 4.4.1 Profiling Issues
    - 4.4.2 Data Structures
    - 4.4.3 Manipulate Feature Size

## **Chapter 4 Learning Objectives**

#### **Topics**

- partitioning hardware and software tasks;
- formulation of an analytical solution;
- pragmatic issues



#### **Problem Statement**

Given a Software Reference Design, how to decompose it into hardware and software components?

#### Key Elements:

- software reference design is often a sequential application
- goal in an embedded system is to address one (or more) of the multi-faceted performance metrics (from chapter 1)
- FPGA's resources fungible but there is fixed total





## Our Approach

- formulate the problem analytically
- explore mathematical optimization of model
- describe practical issues not accounted for in model



## 4.1 Overview of Partitioning Problem

- · Partitioning is:
  - —the grouping of specific sets of instructions in an application
  - -and then mapping those groups to either hardware or software.
- The result of partitioning is known as decomposition.
- Factors to guide partitioning decisions:
  - Expected performance gains (due to moving software into hardware),
  - Resources used in the hardware implementation,
  - -how often that portion of the application is used
  - (most importantly) how much communication overhead the decomposition introduces.

## **Design Feature**

- A feature is a connected cluster of instructions from the application's software reference design suitable for a hardware implementation.
- Think of a feature as a subroutine from the software reference design.
- To achieve good partitioning, we generally have to examine groupings that may be bigger than or smaller than the subroutines defined by the programmer.
- Because feature size affects performance, the decision of whether to implement a feature in hardware depends on its improvement to the overall system performance and the resources it uses relative to the other candidate features.

## Design Example: JPEG2000 Encoding



## **Design Example**

- The graph illustrated in Figure shows the execution of a JPEG2000 encoder application.
  - From the main subroutine, we can see that 11% of the time is spent reading the source image and 89% of the time is doing the encoding.
  - Encoding is not a single subroutine but rather a score of subroutines.
- If communication were free and hardware resources limitless, one would simply move everything into hardware.
- Given that neither is true, we have to determine which subroutines (or parts of subroutines) will have the biggest impact on some performance metric.

## **Profiling**

- To profile an application means to collect run-time information on an application during execution.
- With profiling:
  - the software reference design is executed with representative input and
  - -the time spent in various parts of the application is measured.
- Profiling can be accomplished in a number of ways.
- We assume the simplest technique:
  - -that profiles an application by periodically interrupting the program and sampling the program counter.
  - A histogram is used to count how often a program is interrupted at a particular address in the application.
  - -From histogram data, an approximate fraction of total execution time spent in various parts of the application can be computed.
- The Unix tool for profile: gprof

## **Performance Analysis**

$$Speedup_{overall} = \frac{1}{(1 - Fraction_{enhanced}) + \frac{Fraction_{enhanced}}{Speedup_{enhanced}}}$$

- Amdahl's law applies the law of diminishing returns to the usefulness of a single architecture feature.
  - It articulates the limits of the overall improvement to an application that a single enhancement can make on the execution time.
- Can we generalizing the to include all potential enhancements?
- Answer: Amdahl's law is not suitable because:
  - It addresses a single enhancement and doesn't help us select a subset from a collection of potential features.
  - It focuses solely on execution time
  - It does not address resources required.
  - It does not address communication costs

## **Outline of This Chapter**

## 4.1 Overview of Partitioning Problem

## 4.2 Analytical Solution to Partitioning

- 4.2.1 Basic Definitions
- 4.2.2 Expected Performance Gain
- 4.2.3 Resource Considerations
- 4.2.4 Analytical Approach

#### 4.3 Communication

- 4.3.1 Invocation/Coordination
- 4.3.2 Transfer of State

#### 4.4 Practical Issues

- 4.4.1 Profiling Issues
- 4.4.2 Data Structures
- 4.4.3 Manipulate Feature Size

## 4.2. Analytical Solution to Partitioning

- The goal of the analytical solution:
  - formulates the problem of grouping instructions into features and then mapping those features to either hardware or software.
  - The objective is to optimize a performance metric. We will try to maximize one metric: speedup.
- The accuracy:
  - mathematical solution will produce an approximate answer to the partitioning problem. Why?
    - First: Not all of these issues can be incorporated into an analytical model
    - Second: many of the inputs to our model are estimates or approximations themselves
- If it is not accurate then why bother?
- We get a partitioning that is close to optimal → Good starting point
  - From there, it is up to the designer to be artful in their use of guidelines and engineering expertise to refine the solution.

## 4.2.1. Basic Definitions: application, partition

- A subroutine of a software reference design is modeled as a Control Flow Graph (CFG).
- a Call Graph (CG) consists of a set of CFGs (one per subroutine):
  - -*C* = {C0, C1, . . . , Cn-1}
  - where Ci = (Bi, Fi) is the CFG of subroutine i.
- The application's (static) CG is then written:
  - -A = (C,L)

 $\forall S, S' \in S \mid S \cap S' = \emptyset$ 

- where  $L \in C \times C$ .
- —Two subroutines are related (Ci, Cj)  $\in$  L if it can be determined at compile time that subroutine i has the potential to invoke subroutine j.
- Partition S = {S0, S1, ...} of some universal set U is a set of subsets of U such that:
  - $\bigcup_{S \in \mathcal{S}} S = U \tag{4.1}$ 
    - (4.2)
- Equation 4.1 says that every element of U is a member of at least one subset  $S \in S$ . Equations 4.2 and 4.3 say that the subsets  $S \in S$  are pair
  - wise disjoint and not empty.
- In other words, every element of our universe U ends up  $\forall S \in S \cdot S \neq \emptyset$  in exactly one of the subsets of S and none of the subsets
- $\forall S \in \mathcal{S} + \mathcal{S} \neq \emptyset \tag{4.5}$
- in exactly one of the subsets of *S* and none of the subsets are emoty.

## 4.2.1. Basic Definitions: application, partition



## Example of Universal Set *U* and *S*

- Consider the set of English vowels, U = {a, e, i, o, u, y}.
- Examples of legal partitions:

```
-Xa = \{\{a, e, i, o, u\}, \{y\}\}\}

-Xb = \{\{a\}, \{e\}, \{i\}, \{o\}, \{u\}, \{y\}\}\}.
```



#### • Illegal Partitions:

 $\mathcal{X}_a$  illustrated graphically.

- $-Xc = \{\{a\}, \{e\}, \{i\}, \{o\}\}\}$ 
  - Xc violates Equation 4.1, it does not include "u"
- $-Xd = \{\{a, e, i\}, \{i, o, u, y\}, \{\}\}\}$ 
  - Xd violates both Equation 4.2 and Equation 4.3. It has empty set and sets have common elements.

## Examples of Partition of a Set:

| Set                | Partition                                                                                                                                                         | # partitions |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Empty Set : {}     | X <sub>0</sub> ={}                                                                                                                                                | 1            |
| Singleton Set: {a} | $X_0=\{ \{a\} \}$                                                                                                                                                 | 1            |
| { a, b}            | $X_0 = \{\{a\}, \{b\}\}\$<br>$X_1 = \{\{a, b\}\}\$                                                                                                                | 2            |
| {a, b, c}          | $X_0 = \{ \{a\}, \{b\}, \{c\} \}$<br>$X_1 = \{ \{a, b\}, \{c\} \}$<br>$X_2 = \{ \{a, c\}, \{b\} \}$<br>$X_3 = \{ \{a\}, \{b, c\} \}$<br>$X_4 = \{ \{a, b, c\} \}$ | 5            |

## Partition of a Set= {a, b, c, d}

| Set          | Partition                                                                                                                                                                                                                                                                                                                                                                                                                | Partitions                                                                                                                                                                                                                |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| {a, b, c, d} | $X_{0} = \{ \{a\}, \{b\}, \{c\}, \{d\} \} \}$ $X_{1} = \{ \{a, b\}, \{c\}, \{d\} \} \}$ $X_{2} = \{ \{a, c\}, \{b\}, \{d\} \} \}$ $X_{3} = \{ \{a, d\}, \{b\}, \{d\} \} \}$ $X_{4} = \{ \{b, c\}, \{a\}, \{d\} \} \}$ $X_{5} = \{ \{b, d\}, \{a\}, \{c\} \} \}$ $X_{6} = \{ \{c, d\}, \{a\}, \{b\} \} \}$ $X_{7} = \{ \{a, b\}, \{c, d\} \} \}$ $X_{8} = \{ \{a, c\}, \{b, d\} \} \}$ $X_{9} = \{ \{a, d\}, \{b, c\} \}$ | $X_{10} = \{ \{a, b, c\}, \{d\} \}$<br>$X_{11} = \{ \{a, b, d\}, \{c\} \}$<br>$X_{12} = \{ \{a, c, d\}, \{b\} \}$<br>$X_{13} = \{ \{b, c, d\}, \{a\} \}$<br>$X_{14} = \{ \{a, b, c, d\} \}$<br>Number of partitions is 15 |

## **Computing Number of Partitions**

- Number of partitions are computed using **Bell triangle**.
- · Constructing Bell triangle:
- 1. The first row starts with value of "1"
- 2. Next rows are computed as follows:
  - a) First value in each row is copied from the end of the previous row,
  - b) Next values are computed by adding the two numbers
  - to the left and above left of each position.
  - c) The number of partition is end of the row



## **Application Partition**

Assume our universe is the set of all of the basic blocks from every subroutine

$$U = \bigcup_{C \in \mathcal{C}} V(C)$$

then the subroutines is a partition in U

$$S = \left\{ \underbrace{\{b_0, b_1, \dots, b_i\}, \{b_i, b_{i+1}, \dots, \}}_{\text{subroutine } C_0}, \dots \underbrace{\{b_j, b_{j+1}, \dots, \}}_{\text{subroutine } C_{n-1}} \right\}$$

- Our task in partitioning is:
  - -To reorganize the partition of basic blocks. We can create new (nonempty) subsets, remove subsets, and move basic blocks around until we have a new partition. The result is a new application A' = (C',L') inferred from the reorganized partition X'.
  - The second step is to map each subset of X to either hardware or software:

$$\mathcal{X}' = \left\{ \underbrace{\{b_j, b_{j+1}, \dots, \}\{b_k, b_{k+1}, \dots, \} \cdots \{b_0, b_1, \dots, b_i\}\{b_i, b_{i+1}, \dots, \} \cdots}_{\text{hardware}} \right\}$$

## 4.2.2. Expected Performance Gain: speedup

#### • Performance metrics are many:

- But, We choose "execution rate". This is partially motivated by the fact that the
  performance gain is important and relatively easy to measure.
- We use profiling information to collect the total execution time as well as the fraction of that time spent in each subroutine.

#### • Assume:

- -s(i): the expected execution time of one invocation of the subroutine (basic block) i.
- -h(i): the expected execution time of subroutine (basic block)i in hardware
- m(i): the time and cost to of interface between software and hardware for feature I

• Speedup (
$$\gamma$$
): 
$$\gamma = \frac{\text{hardware speed}}{\text{software speed}} = \frac{\frac{1}{\text{hardware time}}}{\frac{1}{\text{software time}}} = \frac{\text{software time}}{\text{hardware time}}$$

• The speedup from one feature  $\gamma(i)$ ,  $i \in C$ 

$$\gamma(i) = \frac{s(i)}{h(i) + m(i)}$$
 m(i) is ignored for now

# Application Speedup Due to Single feature improvement (i.e., Amhahl's Law)

- Assume for the moment that we just use this single feature in our design.
  - From profiling, the fraction of time spent on the feature is f(i).
- The overall speedup of the application will be:

$$\Gamma = \left[ \left( 1 - f(i) \right) + \frac{f(i)}{\gamma(i)} \right]^{-1}$$

- From this equation, we can observe that increasing the hardware speed of a single feature has less and less impact on the performance of the applications as its frequency decreases.
- To increase the overall system performance of the application, we also want to examine multiple features that will increase the performance of individual components as well as increase the aggregate fraction of time spent in hardware.

## The speedup of multiple features in hardware

- We want to evaluate the system gain of a set of features D
  where each member of the set contributes to the system
  performance based on the fraction of time spent in that
  feature.
- To estimate the performance of a partition, we can add features and rearrange the terms to get the overall expected performance gain

$$\Gamma(\mathbb{D}) = \left[1 + \sum_{i \in \mathbb{D}} \left(\frac{f(i)}{\gamma(i)} - f(i)\right)\right]^{-1}$$

**D** is the set of features included in the design

## The speedup of multiple features in hardware

• The speed up formula can be simplified

$$\Gamma(\mathbb{D}) = \left[1 + \sum_{i \in \mathbb{D}} \left(\frac{f(i)}{\gamma(i)} - f(i)\right)\right]^{-1}$$

• To the following:

$$\frac{1}{\sum \frac{f_i}{r_i}}$$

## **Example of Multiple Features Speedup**

- No feature is implemented in hardware,
   -speedup=1
- If only feature (1) is implemented in hardware
  - -Speedup=1.4
- If features (1) and (2) are implemented in hardware
  - -Speedup=2
- · If all features are implemented
  - -Speedup=2.7

| feature | f(i) | γ(i) |
|---------|------|------|
| 1       | 0.4  | 4    |
| 2       | 0.3  | 3    |
|         |      |      |
| 3       | 0.2  | 2    |
| 4       | 0.1  | 1.5  |

#### 4.2.3. Resource Considerations

- On an FPGA, there are a finite number of resources available to implement hardware circuits.
- Thus, given a large number of features, designers are often forced to limit the number of features implemented in hardware based on those that make the most impact.
- Assume:
  - $-\,r_{\text{FPGA}}$  that represents the total number of logic cells available
  - r(i) can be used to represent how many logic cells each feature i requires.
- A typical Platform FPGA has multiple types of resources. A vector is a better representation.

#### Resource Consideration: The resource constraint

• For example, the following is a subset of the available resources in one FPGA:

$$\vec{r}_{\text{FPGA}} = \begin{pmatrix} r_0 \\ r_1 \\ \cdots \\ r_{n-1} \end{pmatrix} = \begin{pmatrix} 11,240 \\ 298 \\ 320 \\ 20 \end{pmatrix} \text{ where } \begin{array}{c} r_0 \text{ is the number of CLBs} \\ r_1 \text{ is the number of BRAMs} \\ r_2 \text{ is the number of DSP Slices} \\ r_3 \text{ is the number of GTX Transceivers} \end{array}$$

• The resource constraint equation is :

$$\sum_{i \in \mathbb{D}} \vec{r}(i) < \vec{r}_{\text{FPGA}}$$

where  ${\bf D}$  is the set of features included in the design.

# Partitioning of a Design

- Design consists of
  - n nodes. Each node has an area (typical 1).
  - L weighted links connecting nodes
- Partition of the design:
  - Goal: partition the design into k sub-sets with minimum cost function.
  - Link weights in the cost function are counted as follows:
    - External links (between sub-sets) are counted in the cost function.
    - Internal links (within sub-set) are not counted in the cost function.
  - Examples of cost function:
    - $Cost = \sum^{n} ExternalWeights$
    - $Cost = \sum^{n} ExternalWeights + \sum^{k} (SubSet area)^{2}$



## 4.2.4. Analytical Approach:

- Problem Statement: find a partition of all of the basic blocks of the application and then separate those sets into hardware and software.
- Formally, we are looking for a partition P:
  - belongs to the basic blocks U
  - belongs to C where A = (C, L) of the software reference design (contains all of the potential architectural features)
  - belongs to D: does not exceed the FPGA resources.

• We need to find P



## Methods to Find Partition P: Algorithmically

- Algorithmically:
  - Find all partitions of U, synthesize and profile each partition, and then quantitatively evaluate every Speedup.
  - –Unfortunately, number of partitions is huge!
- This means that the number of partitions to evaluate is enormous.

#### Methods to Find Partition P: Heuristic

- Heuristic = Trial-and-Error. The steps are:
- Start point:
  - start with the partition provided by the software reference design.
  - That is, we use the subroutines of the original application.
- · Create list of subroutines
  - Determine the fraction of time (spent in each subroutine) using profiling tools.
  - List the subroutines in decreasing fractions of time.
  - Focus on those subroutines with a large f.
- Iteratively manipulate the partition X = {X0, X1, ...} by creating new basic block subsets, merging subsets, and moving basic blocks from subset to subset. The basic idea is to look for changes :
  - -increase the fraction of time "f" or
  - increase  $\gamma$  of a potential feature.

## Increasing the Fraction of Time: f(i)

- Increase the fraction of time spent in a subroutine is by making the feature larger. This can be accomplished by
  - Initially looking for relationships in the call graph or
  - –(after the partition has been manipulated) by looking for relationships in the control flow graph that bridge subsets.
- The problem of making feature larger:
  - -increases the number of resources used
  - -may decrease speedup

## Increasing the Performance Gain: $\gamma(i)$

- To increase the performance gain of a feature, you need to:
  - Examine control flow graph of the feature and
  - Change it to make it more sequential or more parallel
- Making a feature smaller has the potential of increasing its performance gain because:
  - Large feature with many basic blocks may increase the sequential behavior of the feature, lowering its γ.
- In terms of the application, this means:
  - taking a subroutine X and breaking it into two subroutines
     X-X' and X', where subroutine X-X' invokes X'.
  - If X' extracts the parts of X that can be improved in hardware and leaves the sequential parts in X–X', then the  $\gamma$  of X' will be higher than the  $\gamma$  of the original X. Most likely, it will require fewer hardware resources as well.



## Increasing the Performance Gain: Example



Speedup( $\Gamma$ ) = 1.869

Speedup( $\Gamma$ )= 4.739

# Summary of the Heuristic method

- Heuristic works by
  - Examining the CG and CFGs of the application and then
  - –Making incremental changes to the subset of the partition.Changes are guided by:
    - trying to increase the fraction of time spent in a subroutine while not dramatically increasing resources or decreasing performance;
    - Try to increase the performance without substantially reducing the fraction of time spent in a subroutine

# **Outline of This Chapter**

- 4.1 Overview of Partitioning Problem
- 4.2 Analytical Solution to Partitioning
  - 4.2.1 Basic Definitions
  - 4.2.2 Expected Performance Gain
  - 4.2.3 Resource Considerations
  - 4.2.4 Analytical Approach

#### 4.3 Communication

- 4.3.1 Invocation/Coordination
- 4.3.2 Transfer of State
- 4.4 Practical Issues
  - 4.4.1 Profiling Issues
  - 4.4.2 Data Structures
  - 4.4.3 Manipulate Feature Size

## 4.3. Communication

- When a single application is partitioned into hardware and software components, it is necessary for those components to communicate.
- There number of issues related to communicating state across partition boundaries and the mechanism for transferring control between hardware and software.

## **Example: Hamming Check Routine**

- Consider the subroutine HammingCheck.
- It involves many simple bit manipulations for errorcorrecting code.
- Hardware implementation of this subroutine will substantially outperform the software implementation and require relatively few FPGA resources.
- Hence, The hamming Check is identified as a potential feature and its hardware implementation becomes a candidate for inclusion in the final system.

```
class HammingCheck {
  public static byte hammingCheck(byte d. byte check) {
    int my check:
   byte err loc:
   my\_check=(((d>>7)^(d>>6)^(d>>4)^(d>>3)^(d>>1))&1)
      ((((d)>7)^(d)>5)^(d)>4)^(d)>2)^(d)>1)&1)<<1)
      ((((d>>5)^(d>>5)^(d>>4)^(d>>0))&1)<<2)
      ((((d>>3)^(d>>2)^(d>>1)^(d>>0))&1)<<3);
    err_loc=(byte)(check^(byte)my_check);
    switch(err loc) {
      case 0:
        //No error
      case 1: case 2: case 4: case 8:
        //Error in parity bit (data OK)
        break :
        return((byte)(d^0x80));
        return((byte)(d^0x40));
        return((byte)(d^0x20));
      case 7.
        return((byte)(d^0x20));
      case 9:
        return((byte)(d^0x8));
        return((byte)(d^0x4));
        return((byte)(d^0x2));
      case 12:
        return((byte)(d^0x1));
    return(d):
```

# Hamming Check Example: Interaction with Processor

- So, how does this feature (implemented in hardware) and processor interact?
- The set of rules that govern this interaction is called the interface;
- The interface could be as simple as transferring two bytes to the hardware core, signaling the core to start, and then waiting for the result. This highlights the two main issues of the interface:
- How is the feature invoked?
- How is the transfer of state handled?

## 4.3.1. Invocation/Coordination

#### • In software:

- In sequential computing model: invocation is the subroutine call
- In multi-threading model: Individual threads of control can invoke subroutines but also have the ability to fork a new thread of control and different threads communicate through a variety of mechanisms e.g., semaphores, monitors, etc.

#### Hardware is different from software:

- In hardware, there is no thread of control, generally, hardware is controlled by some state machine that is always "on".
- Statemachines have some sort of "idle" state and transfer of control can be thought
  of as leaving and entering the idle state.
- In general, there are three common approaches to coordinating hardware and software components:
  - Coprocessor model (the most common)
  - Multithreaded
  - Network-on-chip models

# Invocation/Coordination: coprocessor model

- This model know as Go/Done or Client/Server. In this model:
  - Hardware sits in an idle state, waiting to provide a service to the processor.
  - The processor signals "go" for the hardware to begin and then waits (i.e., blocks itself).
  - When the hardware finished, it signals "done," which unblocks the invoking process.
  - The hardware goes back into the idle state, waiting for another go signal.
- A variation on this model has the hardware design doing some work when it is not invoked.
  - For example, the component may be counting external electrical pulses over a period of time to compute the frequency. The go/done interface is only used when the processor needs to know what current frequency is

# Invocation/Coordination: coprocessor model

- How to handle the time while the feature is operating:
  - Fixed Timing: For small features that take a fixed, short amount of time to complete, the most efficient mechanism is for the processor to simply do an appropriate number of "no-op" instructions and then retrieve the results.
  - Spin-Lock (or Polling): When the amount of time a feature runs is unknown, the
    processor uses a loop to repeatedly check some condition, indicating hardware has
    completed its computation.
  - Blocking (or interrupt): Treat the hardware like an I/O device. The "done" signal can be routed as an interrupt to the processor.
- So the four combinations how software and hardware may transfer control.
  - The shaded lower half of the figure shows transfer-of-control mechanisms that are not always supported.



Figure 4.3. Transfer of control between hardware and software.

## Invocation/Coordination: Other Models

#### Mutlithreaded model

- The processor and hardware components are both running continuously.
- –Coordination is handled by concurrent process techniques:
  - · semaphores,
  - · messages, and
  - · a shared resource such as RAM.
- A set of system-wide semaphores are used to keep hardware and software threads consistent. Instead of sitting in an
- -"off" state, hardware conceptually sits in a blocked state waiting on a semaphore or for a message.

## Invocation/Coordination: Other Models

## Network-on-chip Model

- This model is based on a completely distributed state and rely on a message-passing to explicitly transfer state.
- NoC is an IC with multiple modules, which implements a network-based communication between modules.

## 4.3.2 Transfer of State

- Maintaining consistent state across discrete FPGA devices and processors has been especially challenging. Why?
  - -Each FPGA device had its own independent memory hierarchy,
  - -state is widely distributed in the design,
  - -there is a wide variety of interconnects between FPGAs and processors (from slow I/O peripheral buses to high-speed crossbar switches).
- Transfer of State Problem:
  - -We need to explicitly communicate (between processor and feature) affected state that is trapped.
- To understand the "Transfer of State" definition, we define two concepts: affected state and trapped state.

## Transfer of State: Affected State

#### The affected state is:

- as application data, during a transfer of control, that has the potential of being either read or written by either the feature or the processor.
- It is the state we need to keep consistent.

### Affected state: Example 1

– Affected state: x, m, and b, as well as the return value of the function.



## Transfer of State: Affected State

- Affected state: Example 2
  - Affected state: x, m, and b, return value of the function and x'
  - -Note: x is passed by reference
  - –Not included in the affected state: t1 and y



# Transfer of State: Trapped State

- The state of an application is stored in several parts of a system:
  - ─In the processor core alone, application data might reside in
    - a general-purpose register, or
    - · a cache, or
    - in a translation look-aside buffer (if an MMU is present and enabled)
  - Outside the processor, application state might exist in
    - on-chip Block RAM, or
    - · a subsystem buffer, or
    - · external RAM.
- Trapped state: it is the state which resides in non-common location and it
  has to be transferred through the interface.
  - –Example of "Common location": shared memory
  - Example of "non-common location": register inside processor, processor's cache

# Examples of where States can be trapped



Figure 4.7. Two examples of where state can be trapped (a) traditional and (b) Platform FPGA.

## Transfer-of-State Problem

- Transfer-of-State Problem:
  - Affected state that is trapped needs to be explicitly communicated.
  - -This is done by a process called marshaling.
- Marshaling groups elements of the application's affected state into logical records that are explicitly transferred.
- There are up to four different kinds of records that may be used.
  - Two kinds are used to transfer an initial set of elements to the feature (Type-I, for initial) and a final set of elements back to the processor (Type-F, for final)
  - -These transfers take place when the feature is loaded and unloaded.
  - Another two kinds of marshal records are used repeatedly one when the feature is invoked (Type-CI, for copy-in), and the other when it completes (Type-CO, for copy-out).

## **Marshal Records Examples**

· Example of type-CI and type-CO records



• Example of a Type-F record

- suppose a core implemented in the configurable logic accumulates a value in a global variable (it may be statistics about its operation or samples it was given).
- A typical use of a Type-F record would be to read that variable after the last invocation

## **Transfer of State Mechanisms**

#### · Mechanisms:

- Push: copy the entire record, stop the processor until the feature completes, and then transfer
  the entire record back. The caller transmits data before transferring control.
- Pull data: record already exists and is in a known location in memory, then the caller can transfer control and the callee pulls data.

#### Transfer can be instantaneous or continuous

- Instantaneous:
  - Is used when the transfer record is small.
  - the feature is designed to reduce the latency of the task
- Continuous:
  - the logical record and the actual data record are large.
  - it makes sense to develop a regular access pattern that transmits data continuously.
  - In such a scheme, the feature begins working on part of the transfer record while data are in transit
  - · is used when the feature is designed to increase the throughput
  - Continuous transfer usually involves setting up DMA transfers and the incorporation of FIFO buffers. It can increase the area and sometimes increase the latency.

# **Outline of This Chapter**

- 4.1 Overview of Partitioning Problem
- 4.2 Analytical Solution to Partitioning
  - 4.2.1 Basic Definitions
  - 4.2.2 Expected Performance Gain
  - 4.2.3 Resource Considerations
  - 4.2.4 Analytical Approach
- 4.3 Communication
  - 4.3.1 Invocation/Coordination
  - 4.3.2 Transfer of State
- 4.4 Practical Issues
  - 4.4.1 Profiling Issues
    - 4.4.2 Data Structures
    - 4.4.3 Manipulate Feature Size

## 4.4. Practical Issues

- Numerous practical caveats and pitfalls that can confound the analytical approach.
- We will discuss number of these issues not addressed by the formal analytical solution.

# 4.4.1. Profiling Issues

- Profile information is used to approximate the subroutine fraction of time.
- However, a number of situations could generate misleading results.
- Data-dependent Execution
  - For some applications ( especially when the size of the input data set is changing or when the application responds to external events) a single data set will not be representative for behavior of the application.
  - It is likely that the importance of various subroutines (based on their fraction of execution time) will change with respect to one another.
  - -There are a number of ways to address this issue:
    - Manually analyze the algorithms and understand the basic operation of the application.
    - Collect profiling information based on a number of different (size and usage) data sets.
    - Try to separate the application, perhaps along module boundaries, and profile each module independently.

#### **Profile Issues**

#### Correlated Behavior

- Some applications are written to specifically incorporate time. Because
  many profiling systems use an interval timer to sample the program
  counter, they rely on the application to be statistically uncorrelated to the
  timer.
- As a result, the profiler will not provide a statistically accurate description of the system. It could either over- or under-represent a periodic event at the expense of other components in the software reference design.

#### Phased Behavior

- During the execution, control moves between clusters of related operations, i.e., the execution exhibits locality.
- Example: consider an application which:
  - has three routines: A, B, and C. Assume each account for 33% of the execution time (sequentially). The routines are ordered such that A runs to completion before B begins and B completes before C begins
  - If there is only room for one routine in the FPGA resources then one approach is to **time-multiplex** the hardware.

#### **Profile Issues**

#### I/O effects

- Unfortunately, most profilers do not account for I/O.
- This means that if the application spends a lot of time waiting for external events, then
  improving the performance of computationally intense parts of the application may not yield
  the expected overall system performance gain.

#### Number of Calls:

 The number of calls is a major clue to the engineer that perhaps the data set is not describing the behavior of the system accurately.

## 4.4.2. Data Structures

- Software reference designs are biased toward software implementations.
- · Consider the loop examples:
  - both take O(n) steps. However, with hardware, the latter is much more desirable
- There are several places where common software structures \( \sqrt{2} \)
   can be rearranged to yield better hardware designs:
  - Pointers: Change pointers to "flat" structures (such as vectors and arrays).
    - Flat structures produce regular memory accesses that can subsequently be prefetched or pipelined
  - bit widths: Software programmers generally assume a fixed, standard
    - bit width even though they only use a few bits of information.
    - · hardware excels at managing arbitrary bit widths

```
while( i!=NULL )
   proc(i) ;
   i = i->next ;
}
and
while( i<n ) {
   proc(x[i]) ;
   i = i + 1 ;</pre>
```

# 4.4.3. Manipulate Feature Size

- In some cases: making the hardware feature smaller and easier to implement
  - The simplest change involves breaking up subroutines into smaller subroutines.
  - This has the effect of isolating computationally intensive parts of the subroutine
- Alternatively, there are times when aggregating subroutines is needed.
  - For example, if two subroutines each account for 25% of the application's time, then they are strong candidates for hardware.
  - However, if implemented individually, each invocation incurs the cost of interfacing

## Chapter-In-Review

- described the general problem
- looked at specific profiling data
- formulated an analytical solution
- addressed pragmatic short comings of model



## Chapter 4 Terms

- partitioning the process of decomposing an application into multiple implementations (such as hardware and software implementations)
  - feature a portion of software that is a candidate for hardware implementation (by candidate we mean the hardware implementation is much faster than software implementation)
  - interface is the set of rules that govern this interaction between two entities (for example, the interaction between a processor and an I/O device)



## Chapter 4 Terms

marshaling hardware and software implementations have different views of the state of the machine; marshaling is the process of explicitly organizing the transfer of state between the two

instrumentation when a compiler or synthesis tool adds extra functionality to a task to help determine its characteristics within an application; for example, tasks are often instrumented to measure the amount of time spent completing the task or how much time is spent idle

